# 浙江大学 2021 - 2022 学年秋冬学期 《计算机组成与设计》课程期末考试试卷

课程号: 67190020 ,开课学院: 信息与电子工程学院 考试试卷: √A卷、B卷(请在选定项上打√) 考试形式: √闭、开卷(请在选定项上打√), 允许带 1 张 A4 纸大小的手写资料和计算器入场 考试日期: 2022 年 1 月 9 日, 考试时间: 120 分钟 诚信考试,沉着应考,杜绝违纪。 考生姓名: 所属院系(专业): 题序 三 四 六 七 八 总分 Ŧī. 得分 评卷人 I. CHOICE (Only one correct answer, 60 points) 1. With the help of \_\_\_\_\_ we reduce the memory access time. (\_\_\_\_) A. SDRAM B. Cache C. Heaps D. Higher capacity RAMs 2. Two processors P1 and P2 have clock frequencies of 600 MHz and 900 MHz respectively. Suppose the average CPI (Clock cycle Per Instruction) of P1 is 2 and the CPI of P2 is 3. For the execution of the same instruction sequence which processor is faster? (\_\_\_\_\_) A. P1 B. P2 C. Both take the same time D. Insufficient information 3. Cache block size (B) can affect both miss rate and miss latency. Assume a machine with a base CPI of 1, and an average of 1.35 references (both instruction and data) per instruction, find the lock size that minimizes the total miss latency given the following miss rates for various block sizes. What is the optimal block size for a miss latency of 24 + B cycles? (\_\_\_ 8:4% 16: 3% 32: 2% 64: 1.5% A. 8

- B. 16
- C. 32
- D. 64

| 4. A processor performing fetch or decoding of different instruction during the execution of another instruction is called (). |
|--------------------------------------------------------------------------------------------------------------------------------|
| A. Super-scaling                                                                                                               |
| B. Pipe-lining                                                                                                                 |
| C. Parallel Computation                                                                                                        |
| D. None of the above                                                                                                           |
| D. None of the above                                                                                                           |
| 5. In memory-mapped I/O ().                                                                                                    |
| A. The I/O devices and the memory share the same address space                                                                 |
| B. The I/O devices have a separate address space                                                                               |
| C. The memory and I/O devices have an associated address space                                                                 |
| D. A part of the memory is specifically set aside for the I/O operation                                                        |
|                                                                                                                                |
| 6. The spatial locality of reference means ().                                                                                 |
| A. That the recently referenced memory location is referenced again next                                                       |
| B. That the recently referenced won't be referenced again                                                                      |
| C. That the memory location referenced will be referenced at a later time                                                      |
| D. That the locations in nearby addresses of the memory location referenced will be referenced                                 |
| soon                                                                                                                           |
|                                                                                                                                |
| 7. Consider the following code:                                                                                                |
| lh x6, 0(x7)                                                                                                                   |
| sw x6, 4(x7)                                                                                                                   |
| Assume that the register x7 contains the address 0x10000000 and the data at address is                                         |
| 0x11223344. What value is stored in 0x10000005 on a little-endian machine? ()                                                  |
| A. 0x11                                                                                                                        |
| B. 0x22                                                                                                                        |
| C. 0x33                                                                                                                        |
| D. 0x44                                                                                                                        |
|                                                                                                                                |
| 8. When silicon chips are fabricated, a very common defect is for one signal wire to get "broken"                              |
| and always register a logical 0. This is often called a "stuck-at-0" fault. Which instruction below                            |
| operates correctly if the <i>RegWrite</i> wire is stuck at 0? ()                                                               |
| A. auipc                                                                                                                       |
| B. jal                                                                                                                         |
| C. addi                                                                                                                        |
| D. sw                                                                                                                          |
| D. SW                                                                                                                          |
| 9. A program originally takes 10 seconds to run. We manage to parallelize 80% of our code to be                                |
| 10 times faster, at the cost of 1.2 seconds of overhead. How many times faster is our new code?                                |
| ( )                                                                                                                            |
| A. 2.5                                                                                                                         |
| B. 5                                                                                                                           |
| C. 10                                                                                                                          |
| C) IV                                                                                                                          |

| D. None of the above                                                                             |
|--------------------------------------------------------------------------------------------------|
| 10. What is used to compute the offset of all branch instructions? ()                            |
| A. Compiler                                                                                      |
| B. Assembler                                                                                     |
| C. Linker                                                                                        |
| D. Loader                                                                                        |
| 11. You have a two-way set-associative cache with 8B blocks and a total size of 64B. Suppose use |
| a least-recently used replacement policy and begin from power on. Given this sequence of         |
| byte-addressed accesses, what is the hit rate? ()                                                |
| 0, 4, 16, 132, 208, 160, 130, 4                                                                  |
| A. 12.5%                                                                                         |
| B. 25.0%                                                                                         |
| C. 37.5%                                                                                         |
| D. None of the above                                                                             |
| 12. The stalling of the processor due to the unavailability of the instructions is called as     |
| ().                                                                                              |
| A. Control hazard                                                                                |
| B. Structural hazard                                                                             |
| C. Data hazard                                                                                   |
| D. Input hazard                                                                                  |
|                                                                                                  |
| 13. Consider the following C code.  int* func() {                                                |
| <pre>int* lunc(); int* arr = malloc(10 * sizeof(int));</pre>                                     |
|                                                                                                  |
| return arr; }                                                                                    |
| int main () (                                                                                    |
| int main(){                                                                                      |
| <pre>char* str = "hello world"; int* a = func();</pre>                                           |
| <pre>int* a = func(); return 0;</pre>                                                            |
|                                                                                                  |
| In what part of mamory are each of the following values stored? (                                |
| In what part of memory are each of the following values stored? () arr, arr[0], *str             |
| A. stack, heap, stack                                                                            |
| B. stack, heap, static                                                                           |
| C. static, heap, stack                                                                           |
| D. static, stack, static                                                                         |
| D. state, state                                                                                  |
| 14. In protocol the data is directly written into the main memory. ()                            |
| A. Write through                                                                                 |
| B. Write back                                                                                    |

| D. Write allocate                                                                                      |
|--------------------------------------------------------------------------------------------------------|
| 15. Consider a normal 5-stage pipeline. If a unit in the pipeline completes its task before the time   |
| period, then ().                                                                                       |
| A. It will perform some other task in the remaining time                                               |
| B. Its time gets reallocated to a different task                                                       |
| C. It will remain idle for the remaining time                                                          |
| D. None of the above                                                                                   |
|                                                                                                        |
| 16. Consider a system with 64 MiB of physical memory, which runs programs that have 4 GiB of           |
| virtual memory. The page size is 4 KiB. How many bits long is a virtual page number? ()                |
| A. 6                                                                                                   |
| B. 12                                                                                                  |
| C. 20                                                                                                  |
| D. 26                                                                                                  |
|                                                                                                        |
| 17. What is the value of x10 for the following sequence of instructions? ()                            |
| lui x10, 0xABCDE                                                                                       |
| addi x10, x10, 0xDEF                                                                                   |
| A. 0xACACD                                                                                             |
| B. 0xABCDFDEF                                                                                          |
| C. 0xABCDEDEF                                                                                          |
| D. 0xABCDDDEF                                                                                          |
|                                                                                                        |
| 18. What is the decimal sum of the binary number $1.001 \times 2^{-1}$ and $-1.110 \times 2^{-2}$ ? () |
| A. 0.0625                                                                                              |
| B. 0.125                                                                                               |
| C. 0.25                                                                                                |
| D. None of the above                                                                                   |
|                                                                                                        |
| 19. Assume a 5-stage pipelined RISC-V CPU. There are no pipelining optimizations (no                   |
| forwarding, load delay slot, branch prediction, pipeline flushing, etc.). It cannot read and write     |
| from registers in the same clock cycle. An integer 100 is stored at memory address 0x60000000.         |
| How many cycles would the following sequence of instructions take to execute correctly?                |
| ()                                                                                                     |
| lw t0, 0(a0) // a0 = 0x60000000                                                                        |
| srli s0, t0, <b>4</b>                                                                                  |
| addi s1, t0, 4                                                                                         |
| beq a0, s1, Label                                                                                      |
| add a1, t2, t3                                                                                         |
| Label                                                                                                  |
| A. 9                                                                                                   |
| B. 13                                                                                                  |
| C. 15                                                                                                  |

C. Write first

- 20. Assume a machine has 32-bit virtual address, 8 KiB page size, and 4-byte page table entry. What is the maximum possible page table size for a system running five processes? (\_\_\_\_\_)
- A. 5 MiB
- B. 10 MiB
- C. 20 MiB
- D. None of the above

# II. TRUE OR FALSE (10 points)

- 1. \_\_\_\_The assembler produces an executable.
- 2. \_\_\_\_Two's complement in 8 bits for -127 is 1000 0000.
- 3. \_\_\_\_The penalty for a page fault is about the same as the penalty for a cache miss.
- 4. \_\_\_\_A linear page table takes up more memory as the process uses more memory.
- 5. \_\_\_\_The page table is stored in main memory.
- 6. \_\_\_\_Large block size of a cache may increase the average access time or the miss rate.
- 7. \_\_\_\_Capacity misses would not occur under perfect replacement policy.
- 8. \_\_\_\_Choice of hardware and software parallelism is independent.
- 9. \_\_\_\_A branch target buffer in the IF stage can cache the branch results that tell whether the branch was taken the last time it was execute.
- 10. \_\_\_\_Superscalar processors use multiple execution units for additional instruction level parallelism.

#### III. DATAPATH PIPELINING (10 points)

1. Given the single-cycle datapath for the following instruction, what control signals are provided for the datapath? Use 0, 1, or \* for signals. (\* means don't care.) For the ALU, assume 0 refers to the add operation and 1 to the sub operation. (4 points)



Instruction: bltu (not taken)

| PCSel | RegWEn | BrUn | Bsel | Asel | ALUSel | MemRW | WBSel |
|-------|--------|------|------|------|--------|-------|-------|
|       |        |      |      |      |        |       |       |

2. Now consider the 5-stage pipelining with the combinational-read IMEM and DMEM and the forwarding paths as shown below. Assume you can write to and read from the same address in the register file in the same cycle. If there is a branch, assume that it is not taken, and there is no branch prediction. Consider two cases:

Case 1: Forwarding is not implemented;

Case 2: The forwarding muxes in the diagram are driven correctly by the forwarding logic.

For each case, write the number of NOPs needed between each instruction, and list the hazard that causes the stall. If no hazard occurs, write "None" and list the number of NOPs as 0. (6 points)



- 1 addi x1, x0, 0xFF
- 2 ori x2, x1, 0x7FF
- 3 bge x1, x2, label
- 4 xori x2, x2, 1

| Instructions | Case 1 Hazard | Case 1 NOPs | Case 2 Hazard | Case 2 NOPs |
|--------------|---------------|-------------|---------------|-------------|
| 1-2          |               |             |               |             |
| 2-3          |               |             |               |             |
| 3-4          |               |             |               |             |

## IV. CACHE (10 points)

For this question, assume sizeof(int) == 4. Assume a 4 KiB cache with 64B blocks, on a machine that has 4 GiB of physical memory.

1. Specify the size (in bits) of each field for the following cache types. (3 points)

| i. Fully associative |        |         |  |  |
|----------------------|--------|---------|--|--|
| Tag:                 | Index: | Offset: |  |  |

| <b>⊦= 16)</b> { |
|-----------------|
|                 |
|                 |
|                 |
|                 |

Recall that we have an 4KiB cache with 64B blocks, on a machine that has 4GiB of physical memory. For the following questions, assume the address of A[0] is 0x40000000 and the address of B[0] is 0x80000000.

i. If we have an 8-way set associative cache with an LRU replacement policy, a write allocate policy for write misses, and a write back policy for write hits, what is the hit rate? (2 points)

| Hit | rate: |  |  |
|-----|-------|--|--|
|     |       |  |  |

ii. Assume the cache and block sizes are held constant. What is the minimum cache associativity that results in a hit rate no worse than the hit rate in question 2.i? (2 points)

| Associativity: |  |
|----------------|--|
|----------------|--|

iii. Assume now, with the current 8-way set associative cache, we add a second-level 64KiB Direct Mapped cache with 128B blocks, a write back policy for write hits, and a write allocate policy for write misses. Calculate the respective local hit rates for the L1 and L2 caches. (3 points)

| L1: | <br>_ |
|-----|-------|
| L2: |       |

## V. VIRTUAL MEMORY (10 points)

Consider a RISC-V processor that include  $2^{30}$  bytes of virtual memory,  $2^{20}$  bytes of physical memory, and uses a page size of  $2^{8}$  bytes.

1. Please calculate the following parameters relating to the size of the page table. You may assume each page entry contains a dirty bit and a resident bit. (3 points)

| Number of entries in the page table: |
|--------------------------------------|
| Size of page table entry (in bits):  |
| Size of the page table (in bits):    |

2. Now consider the same RISC-V processor, with a 4-element, fully-associative Translation Lookaside Buffer (TLB) with an LRU replacement policy. A program running on the processor is halted right before executing the following instruction located at address 0x5BA:

```
. = 0x5BA
sw x3, 0(x4) // x4 = 0xCAFE4
```

The first 8 entries of the page table are shown below. The page table uses an LRU replacement

policy. Assume that all physical pages currently in use.

TLB

|      | VPN   | V | R | D | PPN  |
|------|-------|---|---|---|------|
| LRU→ | 0xD09 | 1 | 1 | 0 | 0x2  |
|      | 0x1   | 1 | 1 | 0 | 0xFA |
|      | 0xCAF | 1 | 1 | 1 | 0xEE |
|      | 0x3   | 1 | 1 | 0 | 0xB  |

Page Table

| VPN        | R | D | PPN  |
|------------|---|---|------|
| Next LRU→0 | 1 | 0 | 0x13 |
| 1          | 1 | 0 | 0xFA |
| 2          | 0 | 0 | 0x3  |
| 3          | 1 | 0 | 0xB  |
| 4          | 1 | 0 | 0x1  |
| 5          | 0 |   |      |
| 6          | 0 |   |      |
| LRU→7      | 1 | 0 | 0xF  |
|            |   |   |      |

For each virtual address in the chart below, please indicate the VPN, whether or not the access results in a TLB Miss, whether or not the access results in a page fault, the PPN, and the physical address. Please write all numerical values in hexadecimal. (5 points)

| Virtual<br>Address | VPN | TLB Miss<br>(Yes/No) | Page Fault<br>(Yes/No) | PPN | Physical<br>Address |  |
|--------------------|-----|----------------------|------------------------|-----|---------------------|--|
| 0x5BA              |     |                      |                        |     |                     |  |
| 0xCAFE4            |     |                      |                        |     |                     |  |

| 3. In | question 2,  | please of | decide | whether   | or not | any   | physical  | page   | would    | be   | evicted    | upon   | a page |
|-------|--------------|-----------|--------|-----------|--------|-------|-----------|--------|----------|------|------------|--------|--------|
| fault | , and whethe | r or not  | any ph | ysical pa | ge wou | ld ne | eed to be | writte | n back t | to d | lisk. (2 j | oints) |        |

Evicted page (Yes/No): \_\_\_\_\_ Writeback page (Yes/No): \_\_\_\_\_